# Design of resonant inverters using specialized software

Dimiter Vakovsky<sup>1</sup>, Nikolaj Hinov<sup>2</sup>, Nikola Gradinarov<sup>2</sup>

Abstract – In this paper presents an integrated software system, which automates the sequence for designing and analysis of resonant inverters. The system includes linking between specialized mathematical software (MathCAD) and electronic simulation software (PSpice).

*Keywords* – MathCAD, PSpice, CAD, Automation in electronics.

## I. INTRODUCTION

The design of power electronic devices is related with significant expenses of time and materials. For optimization the design process different automated systems are created. One of the base tasks related to the development of the automated systems for computer aided design of power electronic devices is the creating of mathematical models for designing of electronic devices [4, 5, 6, 8]. These models present the objects with a corresponding approximation depending on the actual needs.

An important requirement when creating these models is the possibility that the developed automated systems to be easily serviced and to have minimum hardware requirements. On the other hand these automated systems must allow creating of the necessary documentation for realization of the corresponding devices.

## II. AUTOMATION OF THE DESIGN

A. Object and sequence of the design



Fig. 1. Resonant inverters

<sup>1</sup>Dimiter I. Vakovsky is with the Faculty of Applet Mathematics and Informatics, Kliment Ohridski 8, 1000 Sofia, Bulgaria, E-mail: vakovsky@tu-sofia.bg

<sup>2</sup>Nikolaj Hinov and Nikola Gradinarov are with the Faculty of Electronic Engineering, Kliment Ohridski 8, 1000 Sofia, Bulgaria, E-mail: hinov@tu-sofia.bg

Fig. 1 shows the schematic of the device, which is the objective of the automated design.

The sequence of designing of the resonant inverters has the following stages, which are realized in the presented software:

- Choice of the schematic
- Setting the input/output parameters of the device
- Choice of the components according to the mathematical model
- Visualization the values of the circuit components
- Creating the simulation model
- Simulating the electronic circuit
- Obtaining the results as graphics
- Analysis of the simulation results
- Creating the project documentation

B. Software architecture



Fig. 2. Software architecture

Using the program environment Delphi develops the presented software system. The possibilities for component programming with linkage between the different software products under Windows are used. The system is built on several units, which are shown at fig. 2. The base unit (Main) integrates the rest of the units in the system. The unit Math realizes the mathematical model of the resonant inverter, obtained by the environment of the math MathCAD [11]. The unit has as an input the base input/output parameters of the circuit, and it outputs the values of the components of the resonant inverter circuit. The exchanged data is presented, according to the object-oriented model. After the calculations, the results are converted in order to be suitable for simulation of the device. The next component of the system is the simulation unit, which is called Simulation. The Simulation unit is realized in the environment of the PSpice simulation software. The PSpice program is part of the designing system OrCAD. The standard data format, incoming into the unit is the "CIR" file, and the standard output is "DAT" file, which contains values of the currents and the voltages of the examined circuit [12].

## C. Mathematical model



Fig. 3. Mathematical model

Fig. 3 shows the mathematical model of the designed

E. Simulation

| RI                                                          | × |
|-------------------------------------------------------------|---|
| Sheme Input Model Output Circuit Simulation Table Chart Doc |   |
|                                                             |   |
| PSpice                                                      |   |
| <b>F</b>                                                    |   |
| Waits until the simulation program closes before continuing |   |
|                                                             |   |
|                                                             |   |
|                                                             |   |
|                                                             |   |
|                                                             |   |
|                                                             |   |
|                                                             |   |
|                                                             |   |
|                                                             |   |
|                                                             |   |
|                                                             | 1 |
|                                                             |   |
|                                                             |   |

Fig. 5. Simulation process

Fig. 5 presents the user screen, which is shown through the simulation process and it shows to the user, that certain time is necessary to conclude.

F. Table result

| RI                         |                        |       |     |        | ×              |
|----------------------------|------------------------|-------|-----|--------|----------------|
| Sheme Input Model Output 0 | Circuit Simulation Tab | Chart | Doc |        |                |
| Time                       | Value                  |       |     |        |                |
| 1.08387723937631E-9        | 0.0                    | 04    |     |        |                |
| 1.25163171812892E-9        | 0.0                    | 05    |     |        |                |
| 1.58714067563415E-9        | 0.0                    | 06    |     |        |                |
| 2.2581585906446E-9         | 0.0                    | 008   |     |        |                |
| 3.6001944206655E-9         | 0.0                    | 13    |     |        |                |
| 6.28426608070731E-9        | 0.0                    | 123   |     |        |                |
| 1.16524094007909E-8        | 0.0                    | 43    |     |        |                |
| 2.23886960409582E-8        | 0.0                    | 182   |     |        |                |
| 4.38612693212926E-8        | 0.                     | 16    |     |        |                |
| 8.68064158819616E-8        | 0.0                    | 817   |     |        |                |
| ▶ 1.0000003E-7             | 0.0                    | 65    |     |        |                |
| 1.08589059312134E-7        | 0.0                    | 97    |     |        |                |
| 1.25767117936401E-7        | 0.                     | 146   |     |        |                |
| 1.60123235184937E-7        | 0.0                    | 685   |     |        |                |
| 2.28835469682007E-7        | 0.0                    | 36    |     |        |                |
| 3.66259938676147E-7        | 0.1                    | 38    |     |        |                |
| 6.41108876664429E-7        | 0.2                    | 342   |     |        |                |
| 1.19080675264099E-6        | 0.                     | 35    |     |        | •              |
|                            |                        | 🔶 Pre | ev  | ➡ Next | <u>I</u> Close |
|                            |                        |       |     |        |                |

Fig. 6. Simulation result

Fig. 6 presents the simulation result in graphical way. In the first column is the time progress, and in the second there are the values of the input current.

# device. In the presented paper mathematical models realized in the MathCAD environment are used [6, 8]. Depending on the needs of the engineer and the type of the modeled device, it could be chose a mathematical model, which has the corresponding features [7, 2, 10, 3, 9].

D. Simulation model

| RI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sheme Input Model Output Circuit Simulation Table Chart Doc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| olddog CIR         LIB       OPT1.LIB         PARAM       TDLY1=(0).TDLY2=(TDLY1+PERIOD/2),         PARAM       TDLY1=(0).TDLY2=(TDLY1+PERIOD/2),         PARAM       PLSE_WIDTH=(PERIOD/10)         *       LL1         LL1       2         UD00205       LT         LT       2         VD       6         SCR1       1         SCR2       1         VSCR3       5         VSCR4       2         VSCR4       2         SCR5       SCR         YSCR4       2         VSCR4       2         VSCR4 </th |
| ← Prev ► Next 🗊 Close                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Fig. 4. Simulation (CIR) file

Fig. 4 presents the simulation model of the device. It is obtained, basing on the chosen circuit and the values of the components derived from the mathematical model.

# III. EXAMPLE

## G.Graphical result



Fig. 7. Simulation result

Fig. 7 presents the simulation result for the moment values of the input current. The graph shows also the average and the maximum value of this current [8, 1].

### H. Project documentation



Fig. 8. Project documentation

Fig. 8 shows the last stage of the designing sequence – creating the project documentation.

#### I. Input Data

| RI                                    |                                     |                     |        |                   |            |       |       |     |     |     |                        | × |
|---------------------------------------|-------------------------------------|---------------------|--------|-------------------|------------|-------|-------|-----|-----|-----|------------------------|---|
| Sheme                                 | Input                               | Model               | Output | Circuit           | Simulation | Table | Chart | Doc |     |     |                        |   |
| Data<br>U d<br>P T<br>U T<br>cos<br>f | 50<br> 16<br> 75<br>s ¢ [0.1<br> 24 | 0 0000 0 0000 0 000 |        | V<br>W<br>V<br>Hz |            |       |       |     |     |     |                        |   |
| κ/ν<br>  k  <br>  ν                   | 2.5                                 | i8<br>[ν            |        | •                 | Ĭ          |       |       |     |     |     |                        |   |
|                                       |                                     |                     |        |                   |            |       | 🔶 Pi  | iev | → N | ext | <u>Î</u> <u>C</u> lose |   |

Fig. 9. Input data

Fig. 9 presents user dialog for the input data, which is necessary for the design.

J. Output data

| RI                        |                    |                    |             |          | × |
|---------------------------|--------------------|--------------------|-------------|----------|---|
| Sheme                     | Input Model Output | Circuit Simulation | Table Chart | Doc      |   |
| Resu                      | lt                 |                    |             |          |   |
| Nam                       | e Value            |                    |             |          |   |
| $\boldsymbol{\sigma}_{0}$ | 4336.273968        |                    |             |          |   |
| $I_d$                     | 320.000000         |                    |             |          |   |
| $R_{e}$                   | 3.515625           |                    |             |          |   |
| $R_{T}$                   | - 0.035156         |                    |             |          |   |
| $L_T$                     | 0.000023           |                    |             |          |   |
| $R_1$                     | 1.927657           |                    |             |          |   |
| X                         | 1.749588           |                    |             |          |   |
| δ                         | 705.081816         |                    |             |          |   |
| $L_{K}$                   | 0.001367           | -                  |             |          |   |
|                           |                    |                    |             |          |   |
|                           |                    |                    | 🔶 Pr        | rev Next |   |
|                           |                    |                    |             |          |   |

Fig. 10. Output data

Fig. 10 presents the result from the mathematical modeling, showing the values of the components of the chosen circuit and some other parameters of the designed device.

### IV. CONCLUSION

In the presented automated system are embedded the phases for designing the power electronic devices, which are related to: choice of power circuit, electrical design, computer simulations of the operation of the examined circuit, comparison between the results of the simulation and the design and creating the project documentation.

The developed system allows designing of autonomous inverters at various input data and choice of optimum decision depending on the particular requirements. It also allows the learners to control the results after performing the tasks of designing the different types power electronic devices, which are applicable at the electrotechnologies.

### REFERENCES

- Karov R. D., G. V. Dicheva, "Methods for design of parallelserial current source inverter", Proceedings at national conference with international participation "ELECTRONIKA '2004", Sofia, 2004, p.p. 322-327.
- [2] Karov R. D., "Theoretical generalization, dual correlation and schematic improvements of power inverter circuits and sections", Dissertation for Doctor of Sciences, Sofia, 2004.
- [3] Ventzislav Valtchev, Alex Van den Bossche, Jan Melkebeek, Dimitre Yudov, 'Design Considerations and Loss Analysis of Zero Voltage Switching Boost Converter', IEE Proceedings – Electric Power Applications, Vol.148. No 1, January 2001, pp. 29-33. ISSN 1350-2352

- [4] Hinov N. L., N. P. Gradinarov, "Analysis of an autonomy resonant inverters with forsed commutation", Proceedings of the sixth international scientific and applied science conference "ELECTRONICS '97" 24-27 September 1997., Sozopol, Bulgaria, pp.61-67.
- [5] Hinov N. L., M. L. Bobcheva, N. P. Gradinarov, "A procedure for the design of series-parallel current-source inverter", Magazine ELEKTROTECHNICA & ELECTRONICA, vol.3-4, 2000, pp.15-19.
- [6] Gradinarov N. P., "Research elaboration and development of resonant inverters with technical application" Doctorate Thesis. Technical University –Sofia, 2002.
- [7] Todorov T. S., Madjarov N. D., Alexiev D., Ivanov P., "Autonomous inverters", Gabrovo, 1996.
- [8] Gradinarov N.P., N.L. Hinov, D.D. Arnaudov, "Determination of value of commutating inductors for current-source inverter", Proceedings of the ninth international scientific and applied science conference "ELECTRONICS'2002" 20-23 September 2002, Sozopol, Bulgaria, pp.154-158.
- [9] Arnaudov D. D., "Semiconductor converters of electrical energy with limiting voltage on the commutating devices", PhD Thesis, Technical University –Sofia, 2003.
- [10] Arnaudov D. D., "Design of resonant converters with limiting voltage on the commutating capacitors", Proceedings of the National conference with international participation "ELECTRONICA'2002" 17-18 October 2002, Sofia, Bulgaria, pp.61-70.
- [11] www.mathsoft.com
- [12] www.orcad.com