### Development of Data Acquisition Module Based on PIC18F4550 Microcontroller

Marko Anđelić<sup>1</sup>, Viša Tasić<sup>2</sup>, Marijana Pavlov-Kagadejev<sup>3</sup>, Darko Brodić<sup>4</sup>, Ivana Stojković<sup>5</sup>

Abstract – This paper describes the development of low-cost data acquisition module which should be implemented in the existing process control systems. The main goal of such implementation is to improve the A/D conversion resolution of the realized and applied control systems. The new data acquisition module is based on PIC18F4550 microcontroller. Some specific hardware and software details of the realized module are specially emphasised.

 $\label{eq:Keywords} \textit{Keywords} ~-~ \textbf{data} ~~ \textbf{acquisition} ~~ \textbf{module}, ~~ \textbf{A/D} ~~ \textbf{conversion}, \\ \textbf{microcontroller}$ 

### I. INTRODUCTION

Department of Industrial Informatics, at the Mining and Metallurgy Institute Bor, has been designing real-time systems for monitoring and control of industrial processes since 1990. Three generations of Microprocessor Measuring Station (MMS) have been developed. MMS was used as a programmable logic controller (PLC) in the control systems mainly applied in the metallurgy. It is based on Motorola MC68HC11 microcontroller with integrated 8-bit A/D converter, 64 analog inputs, 64+64 digital state signals (input +output), RS232 communication port, 48 kB RAM and16 kB EPROM [1].

In order to improve the characteristics of A/D conversion, a new data acquisition module is developed. It is based on PIC18F4550 microcontroller with 10 bit A/D converter (13 analog input channels), integrated USB module, 32 kB of flash (program) memory, 2 kB RAM and 256 bytes of EEPROM memory [2].

Block diagram of PIC18xx microcontroller family

<sup>1</sup> Marko Anđelić is with the Mining and Metallurgy Institute Bor, Department of Science, Zeleni bulevar 35, 19210 Bor, Serbia, e-mail: <u>marko.andjelic@hotmail.com</u>,

<sup>2</sup>Viša Tasić is with the Mining and Metallurgy Institute Bor, Department of Science, Zeleni bulevar 35, 19210 Bor, Serbia, e-mail: <u>visa.tasic@irmbor.co.rs</u>,

<sup>3</sup> Marijana Pavlov-Kagadejev is with the Mining and Metallurgy Institute Bor, Department of Industrial Informatics, Zeleni bulevar 35, 19210 Bor, Serbia, e-mail: <u>marijana.pavlov@irmbor.co.rs</u>,

<sup>4</sup>Darko Brodić is with the University of Belgrade, Technical Faculty in Bor, Vojske Jugoslavije 12, 19210 Bor, Serbia, e-mail: <u>dbrodic@tf.bor.ac.rs</u>,

<sup>5</sup>Ivana Stojković is with the University of Niš, Faculty of Electronic Engineering, Aleksandra Medvedeva 14, 18000 Niš, Serbia, e-mail: <u>ivana.stojkovic@elfak.ni.ac.rs</u>

architecture is shown in Fig. 1. Layout of the realized data acquisition module is shown in Fig. 2.



Fig. 1. PIC18xx Architecture Block Diagram [3]

During the realization of this project, some firmware and hardware tools for the development of PIC18F4550 microcontroller based systems were used:

- PICkit 2 In-Circuit Debugger/Programmer [4]
- PICBASIC PRO<sup>™</sup> Compiler 3.0 [5]
- MPASM Microchip assembler [6]

For testing purposes, a special application for the PC workstation was developed by using Borland Delphi and mcHID.dll library [7].

In the paper, a brief overview of PIC18F4550 microcontroller A/D conversion process is presented. After that, an example of A/D conversion programming is explained in details.



Fig. 2. Layout of the realized data acquisition module based on PIC18F4550 microcontroller

## II. A/D CONVERSION PROCESS IN REALIZED MODULE

The A/D converter module integrated in PIC18F4550 has 13 inputs and allows conversion of an analog input signal to corresponding 10-bit digital number as shown in Fig. 3.



Fig. 3. A/D Block diagram [2]

The A/D conversion (ADC) module has five registers (2 data registers and 3 control registers) [2]:

- A/D Result High Register (ADRESH)
- A/D Result Low Register (ADRESL)
- A/D Control Register 0 (ADCON0)
- A/D Control Register 1 (ADCON1)
- A/D Control Register 2 (ADCON2)

ADRESH and ADRESL registers serve as data registers for storing the A/D conversion results. ADCON0 control register configures ADC operations (start of A/D conversion and input channel selecting). ADCON1 register configures voltage reference and whether the input pins are analog or digital. ADCON2 register configures A/D acquisition time, ADC clock and A/D result format (justification).

In the realized data acquisition module, reference voltage for A/D conversion is set to device's positive and negative supply voltage ( $V_{DD} = 5$  V and  $V_{SS} = 0$  V). The output of the sample and hold is the input into the converter, which generates the result via successive approximation. When the A/D conversion is complete, the result is loaded into the ADRESH:ADRESL register pair, the GO/DONE bit (ADCON0 register) is cleared and A/D Interrupt Flag bit, ADIF, is set.

After the configuration of A/D module, and elapsing of the acquisition time, the A/D conversion of the selected channel can be started. The next steps should be followed to perform an A/D conversion:

- Configure the A/D module,
- Configure A/D interrupt,
- Wait the required acquisition time,
- Start conversion (ADCON0 register),
- Wait for A/D conversion to complete, by waiting for the A/D interrupt,
- Read A/D result registers (ADRESH:ADRESL),

When the analog input channel is selected, it must be sampled for at least the minimum acquisition time before starting a conversion. Calculation of the minimum required acquisition time  $T_{ACQ}$  is done with following equation:

$$T_{ACQ} = T_{AMP} + T_C + T_{COFF}$$
(1)

Where  $T_{AMP}$  is amplifier settling time, Tc is holding capacitor charging time and  $T_{COFF}$  is temperature coefficient. Refering to datasheet specification of the microcontroller, calculation (1) is based on folowing system preferences:  $C_{HOLD} = 25 \text{ pF}$ ,  $Rs = 2.5 \text{ k}\Omega$ , Conversion Error  $\leq 1/2 \text{ LSb}$ ,  $V_{DD} = 5V \rightarrow R_{SS} = 2 \text{ k}\Omega$ , Temperature =  $85^{\circ}$ C (system max.), and is given by:

$$T_{ACO} = 0.2 \ \mu s + 1.05 \ \mu s + 1.2 \ \mu s = 2.45 \ \mu s \tag{2}$$

The A/D conversion time per bit is defined as  $T_{AD}$  and per 10-bit conversion 11  $T_{AD}$  is required. The acquisition time parameter is the amount of  $T_{AD}$  cycles to delay before the actual A/D conversion starts. The source of the A/D conversion clock is software selectable by bits ADCS2:ADCS0 in the ADCON2, in terms of the microcontroller clock ( $T_{OSC}$ ).  $T_{AD}$  have to be selected as short as possible, but greater than  $T_{ADmin}$  (0.8 µs for PIC18F4550 [2]).

Since developed module has main crystal of 20 MHz,  $T_{OSC}$  is 0.05  $\mu$ s. This means that lowest selectable value of  $T_{AD}$  is 16  $T_{OSC} = 0.8\mu$ s, and the ADCS2:ADCS0 bits should be set to 101 B (binary). It is possible to either keep track of  $T_{ACQ}$  delay in the program code or to simply set the A/D acquisition time select bits to an even multiple of  $T_{AD}$ .

Based on the previous calculations, the minimum A/D processing time per channel in our case is given by:

$$\Gamma_{ACQ} + 11 T_{AD} = 11.25 \ \mu s$$
 (3)



Fig. 4. A/D conversion processing time

### III. THE A/D CONVERSION MODULE PROGRAMMING EXAMPLE

PIC assembler program is written using the PICBASIC PRO<sup>TM</sup> Compiler 3.0 and MPASM universal assembler.



Fig. 5. Data acquisition flowchart (one channel)

Generally speaking two basic principles are used: polling and interrupt mechanism. Polling mechanism is used for sampling, and the handling of different tasks execution is achieved using an interrupt mechanism. Data acquisition flowchart is shown in Fig. 5. Assembler program for ADC includes all steps as described in the previous section that is required for the ADC operation. It was downloaded into the microcontroller using the PICkit2 In-Circuit Debugger/Programmer.

Assembler code sequence, which is used to configure and enable A/D module, comparator, data direction and interrupt registers is shown in Fig. 6. Also, code sequence for the selection of input channel, A/D conversion loop and storing the ADC results is shown in Fig. 7.

Timer predefined for ADC has to be reset to automatically repeat the A/D acquisition period with the minimal software overhead. The ADC module has the ability to generate an interrupt upon completion of an A/D conversion.

| e Edit  | Search Vie   | w Encoding Languag                     | e Settings Macro Run Plugins Window ?                     |
|---------|--------------|----------------------------------------|-----------------------------------------------------------|
| 0       | 86.1         | • 8   X % 6   2                        | ) C   # 🛬   3 3   5 3   5 1 (F 3 💹 🖉   🗉 🗉 🖉 🦉 🤅          |
| ADC PIC | 18F4550.bd 🖾 | 1                                      |                                                           |
| 1 ;     | Configurin   | g A/D module para                      | meters, enabling A/D conversion                           |
| 2       |              |                                        |                                                           |
| 3       | slrf         | BSR                                    | ;Select bank0 in USB RAM                                  |
| 4       | CLRF         | PORTA                                  | ;Initialize PORTA by clearing output data latches         |
| 5       | MOVLW        | 07h                                    | ;Configure A/D by                                         |
| 6       | MOXME        | ADCON1                                 | ;Selecting analog input bits and justification            |
| 7       | moxlw        | 07h                                    | ;Value for digital inputs                                 |
| 8       | MOVWF        | CMCON                                  | ;Configure comparator for digital input                   |
| 9       | movlw        | 6Fh                                    | ;Value used to initialize data direction                  |
| 0       | movwf        | TRISA                                  | ;Set RA<3:0> as inputs                                    |
| 1       |              |                                        | ;RA<5:4> as outputs                                       |
| 2       |              |                                        |                                                           |
| .3      | movlw        | B'10100000'                            | ;Value used to initialize interrupt control register      |
| 4       | moywf        | INTCON                                 | :Setup interrupt control register                         |
| 5       | bsf          | INTCON2,2                              | :Hight priority overflow interrupt                        |
| .6      |              |                                        |                                                           |
| 7       | movlw        | B'11000111'                            | Setting up timer control register                         |
| 8       | movwf        | TOCON                                  |                                                           |
| 9       | bsf          | ADCON0.0                               | :A/D Conversion enabled                                   |
| 0       | 0.000        | 10000000000000000000000000000000000000 |                                                           |
| 1       | movlw        | B'10110101'                            | :A/D conversion: Time Select =16 Tosc: Clock Select Fosc/ |
| 2       | movwf        | ADCON2                                 |                                                           |
| 3       |              |                                        |                                                           |
| 4       | baf          | PTE1.ADTE                              | :Enables the A/D interrunt                                |
| - E     | baf          | TDD1 6                                 | 1)/D interrupt High priority                              |

Fig. 6. ADC module configuration sequence

| H:\U   | SB kom    | unikacija   | Channel select and ADC | .txt - Notepad++                                               |
|--------|-----------|-------------|------------------------|----------------------------------------------------------------|
| File E | dit Se    | arch Vie    | w Encoding Langua      | ge Settings Macro Run Plugins Window ?                         |
| 6      |           | le 🕞 🛙      | a 🔒   🕹 🛍 🖬 🕯          | ) C   # ½   ? ?   G G   5-1 (F G N P   • P P G   8 G   8 G     |
| USE    | Project a | analiza asm | 🖾 🔚 Channel select and | ADC.bt 🖾                                                       |
| 33     |           |             |                        |                                                                |
| 34     |           |             |                        |                                                                |
| 35     | ;Cha      | nnel se     | lect and ADC           |                                                                |
| 36     |           |             |                        |                                                                |
| 37     |           | bat         | ADCON0,2,0             | ;Start A/D conversion by selecting Go/DONE bit                 |
| 38     |           | bet         | ADCONO, 3, 0           | ;Select analog input channel                                   |
| 39     |           | bcf         | ADCON0,4,0             |                                                                |
| 40     |           | bcf         | ADCON0, 5, 0           |                                                                |
| 41     |           | baf         | ADCON0,1,0             |                                                                |
| 42     | sP01      | bifas       | PIR1, 6, 0             | ; If ADIF bit in Timer interupt register is set skip next line |
| 43     |           | bra         | sP01                   | ;Loop until data is processed (A/D conversion)                 |
| 44     |           | moví        | ADRESL, W, 0           | ;Reading results from ADRESL and ADRESH registers              |
| 45     |           | novwf       | B2,1                   |                                                                |
| 46     |           | maxf        | ADRESH, W, 0           |                                                                |
| 47     |           | BRYNE       | B3,1                   |                                                                |
| 48     |           | bcf         | PIR1,6,0               | ;clear interrupt flag                                          |
| 40     |           |             |                        |                                                                |

Fig. 7. A/D input channel selection and conversion

# IV. TESTING THE FUNCTIONALITY OF THE DATA ACQUISITION MODULE

Once the program code has been built and checked from the syntax point of view, it needs to be tested. In order to test the code, appropriate software for supporting the data acquisition module operation from the PC workstation is developed. It is developed using Borland Delphi programming environment (application window is shown in Fig. 8.). API (Application Program Interface) calls are transferred to USB port and to connected module with built-in system mcHID.dll library that is dynamically linked with the application. Since the used A/D converter has 10 bit resolution each analog input can be represented as a number ranged from 0 to 1023.

| AD_KARTICA_1                                                                                           | AD_KARTI                                                       | A_2                                                                     | AD_KA                                               | RTICA_3                                                                                |                                                                   | Bi Datum                                                      | Viene                                             | AD_0[40                        | 0_1 AD_2                             | D_3 AD      | 4 AD_S AD_                                                                                            | 6 AD_7 AD_8 AD                        |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------|--------------------------------|--------------------------------------|-------------|-------------------------------------------------------------------------------------------------------|---------------------------------------|
|                                                                                                        |                                                                | 0                                                                       | 0                                                   | 0                                                                                      | A0<br>A1                                                          |                                                               |                                                   |                                |                                      |             |                                                                                                       |                                       |
|                                                                                                        | 0 1                                                            | 0                                                                       | 0                                                   | 0                                                                                      | A3                                                                |                                                               |                                                   |                                |                                      |             |                                                                                                       |                                       |
| A4 0 0                                                                                                 | 0 0                                                            | 2                                                                       | 1                                                   | 0                                                                                      | 44                                                                |                                                               |                                                   |                                |                                      |             |                                                                                                       |                                       |
| AG 0 0                                                                                                 |                                                                |                                                                         | 0                                                   | 1                                                                                      | 46<br>46                                                          | < (m)                                                         |                                                   |                                |                                      |             |                                                                                                       | >                                     |
|                                                                                                        |                                                                |                                                                         |                                                     |                                                                                        |                                                                   |                                                               |                                                   |                                |                                      |             |                                                                                                       |                                       |
| ▶ 1 2042.15. 13:45 1 1                                                                                 | 3                                                              |                                                                         |                                                     | 1                                                                                      | 1                                                                 | 1                                                             | 1                                                 |                                | 1                                    |             | AD     Transt_m     Transt_St     O                                                                   | Katica123<br>esec<br>h<br>010<br>012  |
| ▶ 1 2042.45, 1345 1 1                                                                                  | 1<br>Izvestajo stariju                                         | ágiainth idacmin (                                                      | ators.                                              | 1<br>Izvastajo<br>17                                                                   | 1<br>stanju digitaln                                              | 1<br>hulasmin portow                                          | 1                                                 | 12                             | 1                                    |             | AD     Transt_m     Transt_st     O                                                                   | Katica123                             |
| 1 1 20422.13, 13:45 1 1                                                                                | 1<br>Izvestajo starijo<br>012 011<br>0000000 0000              | ágialníh išlasmih (<br>010<br>0000 00000000                             | ortove:<br>03                                       | Izvestejo<br>17<br> 2000000                                                            | 1<br>stanju digitalni<br>15<br>0 0000000                          | 1<br>h Jamih potov<br>5 1<br>0000000 9                        | 8 13<br>2000000 000                               | 12                             | 1                                    | 000000      | F AD                                                                                                  | Katica123                             |
| 005505AUC 22,22000 PORTONA<br>0050 COLL 22,22000 PORTONA<br>0010 COLL COL2 COL3<br>0110 COL1 COL2 COL3 | 1<br>12 011<br>12 011<br>1000000 0000<br>1 09.4 1<br>1 011.4 1 | Sigistrih idamih (<br>010<br>0000 00000000<br>0035 (□ 03<br>011.5 (□ 01 | antows:<br>09<br>00000000<br>6 [ 09,7<br>16 [ 011.7 | t<br>17<br>17<br>17<br>17<br>17<br>17<br>17<br>17<br>10<br>100<br>17<br>1120<br>□ 1120 | 1<br>stariju digitalni<br>15<br>0 0000000<br>17 010,1<br>17 010,1 | 1<br>hulaamin postore<br>5 1<br>0000000 0<br>□ 0102<br>□ 0122 | ×<br>4 13<br>000000 000<br>□ 010.3 [<br>□ 010.3 ] | 00000 00<br>00000 00<br>0010,4 | 1<br>000000 0<br>1 <sup></sup> 010.5 | 0000000<br> | AD     Transl_m     Transl_m     Transl_S     D9     D11     D11     L6 	[ 010,7     Constraints disc | /setsca123 esec h 010 012 7 stheaters |

Fig. 8. Test application screenshot

Testing has revealed that for the input signal in the range of 0-3.75 V A/D conversion error of the new acquisition module, measured under laboratory conditions, is not greater than 1 LSB (0.0036 V). A/D conversion error of the old ADC module [8], for the same input range, is also 1 LSB (0.0146 V). The old ADC module has the 8-bit A/D converter so the accuracy of the new ADC module is actually four times higher.

### V. CONCLUSION

From the need for a more precise A/D conversion, a new data acquisition module was realized. The appropriate programs for testing the operation of data acquisition module were downloaded into the microcontroller and installed on a personal computer. By testing the module in laboratory it was obtained that the A/D conversion accuracy is improved (four times better accuracy in comparation with the old ADC module).

Also, the data acquisition module works reliable, has USB interface, it is low-cost and enables further development. In the coming period it is necessary to develop adequate software on the PC workstation which will suit industrial requirements, or simply allow the monitoring of specific industrial processes. Minor corrections in the PIC program are also planned to allow some additional functionalities.

#### ACKNOWLEDGEMENT

This work was supported by the Ministry of Education, Science and Technological Development of the Republic of Serbia, project no. TR33037: "Development and Application of the Distributed System for Monitoring and Control of Electrical Energy Consumption for Large Consumers."

#### REFERENCES

- D.R.Milivojevic, V.Tasic, "MMS in Real Industrial Network," Information Technology and control, vol. 36, no. 3, pp. 318-322, 2007.
- [2] Microchip Technology Inc., "PIC18F2455/2550/4455/4550 Data Sheet", 2009.
- [3] http://www.microchip.com/pagehandler/en-
- us/family/8bit/architecture/pic18.html (accessed 10 February 2015)
- [4] Microchip Technology Inc., PICkit<sup>™</sup> 2 Programmer/Debugger User's Guide, 2008.
- [5] MicroEngineering Labs, Inc., Pic Basic Pro<sup>™</sup> Compiler Reference Manual, 2011
- [6] http://ww1.microchip.com/downloads/en/DeviceDoc/33014L.pd f (accessed 10 February 2015)
- [7] http://delphiandpic.jimdo.com/delphi-usb-y-herramientas/usbhid/la-mchid-dll/ (accessed 10 February 2015)
- [8] V.Tasić, D.Milivojević, M.Pavlov, V.Despotović, D. Brodić, "Microcontroller Based Systems for Peak Load Reduction," Proceedings of 35<sup>th</sup> International Convention, MIPRO 2012, pp. 919-923, Opatija, Croatia, 21.5.-25.5.2012.